# CSPB 2400 - Park - Computer Systems

<u>Dashboard</u> / My courses / <u>2241:CSPB 2400</u> / <u>1 April - 7 April</u> / <u>Reading quiz on 9.1-9.6</u>

| Started on   | Monday, 8 April 2024, 10:52 PM |
|--------------|--------------------------------|
| State        | Finished                       |
| Completed on | Monday, 8 April 2024, 11:21 PM |
| Time taken   | 28 mins 42 secs                |
| Marks        | 18.75/20.00                    |
| Grade        | 9.38 out of 10.00 (94%)        |

Question 1

Correct

Mark 1.00 out of 1.00

Pick all which are correct. You are penalized for incorrect answers.

The TLB...

## Select one or more:

a. is a four-level structure used to establish page mappings

b. uses the physical address to determine access permissions

c. acts as a cache for page table entries

s. acts as a cache for page table entires

d. is accessed on each memory reference

#### Question 2

Correct

Mark 1.00 out of 1.00

When using a computer with virtual memory, which of the following are true (more than one may be true). You are penalized for incorrect answers.

## Select one:

- a. No process may access the memory of another process.
- o b. It is possible to share the memory of another process.
- c. All processes can always access the memory of other processes.

## Ouestion 3

Correct

Mark 4.00 out of 4.00

A computer has a 32-bit virtual address space and a 30-bit physical address with a virtual memory system with a 8192 (8KB) byte pagesize. Determine each of the following (expressed as a base-10 number of bits).

- The Virtual Page Number (VPN) is 19 ✓ bits wide
- The Virtual Page Offset (VPO) is 13 ✓ bits wide
- The Physical Page Nummber (PPN) is 17
  ✓ bits wide
- The Physical Page Offset (PPO) is 13 ✓ bits wide

## Question 4

Correct

Mark 4.00 out of 4.00

A computer has a 32-bit virtual address space and a 24-bit physical address with a virtual memory system with a 512 byte pagesize. Determine each of the following (expressed as a base-10 number of bits).

- The Virtual Page Number (VPN) is 23 ✓ bits wide
- The Virtual Page Offset (VPO) is 9 🗸 bits wide
- The Physical Page Nummber (PPN) is 15 ✓ bits wide
- The Physical Page Offset (PPO) is 9 ✓ bits wide

## Question 5

Partially correct

Mark 4.38 out of 5.00

## Assume the following:

- The memory is byte addressable.
- Memory accesses are to 1-byte words (not to 4-byte words).
- Virtual addresses are 17 bits wide.
- Physical addresses are 18 bits wide.
- The page size is 4096 bytes.
- The TLB is 2-way associative tlb (E=2) with 4 sets (S=4) and a total of 8 entries .
- The TLB and a portion of the page table contents are as shown below

| TLB   |             |             | Page Table |      |      |    |      |      |    |      |      |    |      |      |    |
|-------|-------------|-------------|------------|------|------|----|------|------|----|------|------|----|------|------|----|
| Set # | Way #0      | Way #1      |            | VPN  | PPN  | V? |
| 0     | V=Y;Tag=0x6 | V=Y;Tag=0x7 |            | 0x00 | 0x3b | Υ  | 80x0 | 0x3a | Υ  | 0x10 | 0x0b | Υ  | 0x18 | 0x1f | Υ  |
| 0:    | PPN=0x1f    | PPN=0x16    |            | 0x01 | 0x31 | Υ  | 0x09 | 0x25 | Υ  | 0x11 | -    | -  | 0x19 | 0x39 | Υ  |
| 1.    | V=Y;Tag=0x6 | V=Y;Tag=0x7 |            | 0x02 | 0x17 | Υ  | 0x0a | 0x20 | Υ  | 0x12 | 0x2b | Υ  | 0x1a | 0x0c | Υ  |
| 1:    | PPN=0x39    | PPN=0x15    |            | 0x03 | 0x2d | Υ  | 0x0b | -    | 1  | 0x13 | 0x1c | Υ  | 0x1b | 0x10 | Υ  |
| 2:    | V=Y;Tag=0x6 | V=Y;Tag=0x7 |            | 0x04 | 0x1a | Υ  | 0x0c | 0x11 | Υ  | 0x14 | 0x0a | Υ  | 0x1c | 0x16 | Υ  |
| ۷.    | PPN=0x0c    | PPN=0x0d    |            | 0x05 | 0x09 | Υ  | 0x0d | 0x02 | Υ  | 0x15 | 0x21 | Υ  | 0x1d | 0x15 | Υ  |
| 3:    | V=Y;Tag=0x6 | V=Y;Tag=0x7 |            | 0x06 | 0x06 | Υ  | 0x0e | 0x1b | Υ  | 0x16 | 0x22 | Υ  | 0x1e | 0x0d | Υ  |
| 5.    | PPN=0x10    | PPN=0x1d    |            | 0x07 | -    | -  | 0x0f | 0x24 | Υ  | 0x17 | 0x27 | Υ  | 0x1f | 0x1d | Υ  |

Assume that memory address **0x7b39** has been referenced by a load instruction. Determine the virtual page number (VPN) and use that to compute the TLB index and tag that would be used to check the TLB for the translation entry. Indicate if the entry is in the TLB (Y/N).

Indicate if the memory reference has a valid entry in the page table whether it hits in the TLB or not.

Use the information from the page table to translate the VPN to a physical page number (PPN) and then the valid physical address (PA).

For entries that can not be determined (e.g. the PPN or PA if a translation doesn't exist), enter "-".

| Virtual Page Number (VPN)        | 0x 07     |
|----------------------------------|-----------|
| Virtual Page Offset (VPO)        | 0x b39    |
| TLB Index (TLBI)                 | 0x 3      |
| TLB Tag (TLBT)                   | 0x 1      |
| TLB Hit (Y/N)?                   | no 🗸      |
| Valid Entry in Page Table (Y/N)? | no 🗸      |
| Physical Page Number (PPN)       | 0x - 🗸    |
| Physical Address (PA)            | 0x 7b39 🗶 |

#### Question 6

Partially correct

Mark 4.38 out of 5.00

## Assume the following:

- The memory is byte addressable.
- Memory accesses are to 1-byte words (not to 4-byte words).
- · Virtual addresses are 16 bits wide.
- Physical addresses are 18 bits wide.
- The page size is 4096 bytes.
- The TLB is 4-way associative tlb (E=4) with 4 sets (S=4) and a total of 16 entries .
- The TLB and a portion of the page table contents are as shown below

| TLB |             |             |             |             |  |     |      | Page Table |     |      |   |  |  |
|-----|-------------|-------------|-------------|-------------|--|-----|------|------------|-----|------|---|--|--|
| et# | Way #0      | Way #1      | Way #2      | Way #3      |  | VPN | PPN  | V?         | VPN | PPN  | V |  |  |
| _   | V=Y;Tag=0x0 | V=Y;Tag=0x1 | V=Y;Tag=0x2 | V=Y;Tag=0x3 |  | 0x0 | 0x37 | Υ          | 0x8 | 0x20 | Υ |  |  |
| 0:  | PPN=0x37    | PPN=0x03    | PPN=0x20    | PPN=0x25    |  | 0x1 | 0x22 | Υ          | 0x9 | 0x14 | Υ |  |  |
| _   | V=Y;Tag=0x0 | V=Y;Tag=0x1 | V=Y;Tag=0x2 | V=Y;Tag=0x3 |  | 0x2 | 0x07 | Υ          | 0xa | 0x00 | Υ |  |  |
| 1:  | PPN=0x22    | PPN=0x3e    | PPN=0x14    | PPN=0x2b    |  | 0x3 | 0x17 | Υ          | 0xb | 0x0e | Υ |  |  |
| 2:  | V=Y;Tag=0x0 | V=Y;Tag=0x2 | V=Y;Tag=0x3 |             |  | 0x4 | 0x03 | Υ          | 0xc | 0x25 | Υ |  |  |
| ۷.  | PPN=0x07    | PPN=0x00    | PPN=0x11    |             |  | 0x5 | 0x3e | Υ          | 0xd | 0x2b | Υ |  |  |
| 3:  | V=Y;Tag=0x0 | V=Y;Tag=0x1 | V=Y;Tag=0x2 |             |  | 0x6 | -    | -          | 0xe | 0x11 | Υ |  |  |
| J.  | PPN=0x17    | PPN=0x04    | PPN=0x0e    |             |  | 0x7 | 0x04 | Υ          | 0xf | -    | - |  |  |

Assume that memory address **0x61c6** has been referenced by a load instruction. Determine the virtual page number (VPN) and use that to compute the TLB index and tag that would be used to check the TLB for the translation entry. Indicate if the entry is in the TLB (Y/N).

Indicate if the memory reference has a valid entry in the page table whether it hits in the TLB or not.

Use the information from the page table to translate the VPN to a physical page number (PPN) and then the valid physical address (PA).

For entries that can not be determined (e.g. the PPN or PA if a translation doesn't exist), enter "-".

| Virtual Page Number (VPN)        | 0x 6             |
|----------------------------------|------------------|
| Virtual Page Offset (VPO)        | 0x 1c6           |
| TLB Index (TLBI)                 | 0x 2             |
| TLB Tag (TLBT)                   | 0x 1             |
| TLB Hit (Y/N)?                   | no 🗸             |
| Valid Entry in Page Table (Y/N)? | no 🗸             |
| Physical Page Number (PPN)       | 0x - 🗸           |
| Physical Address (PA)            | 0x 61c6 <b>x</b> |